This user guide provides comprehensive information about the Altera® symbol interleaver/de-interleaver MegaCore functions.

For the most-up-to-date information about Altera products, go to the Altera world-wide web site at http://www.altera.com.

How to Contact Altera

For additional information about Altera products, consult the sources shown in Table 1.

Table 1. How to Contact Altera

<table>
<thead>
<tr>
<th>Information Type</th>
<th>Access</th>
<th>USA &amp; Canada</th>
<th>All Other Locations</th>
</tr>
</thead>
<tbody>
<tr>
<td>Altera Literature Services</td>
<td>Telephone hotline</td>
<td>(888) 3-ALTERA (1)</td>
<td>(888) 3-ALTERA (1)</td>
</tr>
<tr>
<td></td>
<td>Electronic mail</td>
<td><a href="mailto:lit_req@altera.com">lit_req@altera.com</a> (1)</td>
<td><a href="mailto:lit_req@altera.com">lit_req@altera.com</a> (1)</td>
</tr>
<tr>
<td>Non-technical customer service</td>
<td>Telephone hotline</td>
<td>(800) SOS-EPLD</td>
<td>(408) 544-7000</td>
</tr>
<tr>
<td></td>
<td>Fax</td>
<td>(408) 544-7606</td>
<td>(408) 544-7606</td>
</tr>
<tr>
<td>Technical support</td>
<td>Telephone hotline</td>
<td>(800) 800-EPLD</td>
<td>(408) 544-7000 (1)</td>
</tr>
<tr>
<td></td>
<td>(6:00 a.m. to 6:00 p.m. Pacific Time)</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Fax</td>
<td>(408) 544-6401</td>
<td>(408) 544-6401 (1)</td>
</tr>
<tr>
<td></td>
<td>Electronic mail</td>
<td><a href="mailto:sos@altera.com">sos@altera.com</a></td>
<td><a href="mailto:sos@altera.com">sos@altera.com</a></td>
</tr>
<tr>
<td></td>
<td>FTP site</td>
<td>ftp.altera.com</td>
<td>ftp.altera.com</td>
</tr>
<tr>
<td>General product information</td>
<td>Telephone</td>
<td>(408) 544-7104</td>
<td>(408) 544-7104 (1)</td>
</tr>
</tbody>
</table>

Note:
(1) You can also contact your local Altera sales office or sales representative.
Typographic Conventions

The *Symbol Interleaver/De-Interleaver MegaCore Function User Guide* uses the typographic conventions shown in Table 2.

<table>
<thead>
<tr>
<th>Visual Cue</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Bold Type with Initial Capital Letters</strong></td>
<td>Command names and dialog box titles are shown in bold, initial capital letters. Example: <strong>Save As</strong> dialog box.</td>
</tr>
<tr>
<td><strong>Bold type</strong></td>
<td>External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type. Examples: $f_{\text{MAX}}$, <strong>maxplus2</strong> directory, <strong>d:</strong> drive, <strong>chiptrip.gdf</strong> file.</td>
</tr>
<tr>
<td><strong>Bold italic type</strong></td>
<td>Book titles are shown in bold italic type with initial capital letters. Example: <em>1999 Data Book</em>.</td>
</tr>
<tr>
<td><strong>Italic Type with Initial Capital Letters</strong></td>
<td>Document titles, checkbox options, and options in dialog boxes are shown in italic type with initial capital letters. Examples: AN 75 <em>(High-Speed Board Design)</em>, the Check Outputs option, the <strong>Directories</strong> box in the <strong>Open</strong> dialog box.</td>
</tr>
<tr>
<td><strong>Italic type</strong></td>
<td>Internal timing parameters and variables are shown in italic type. Examples: $f_{\text{PIA}}, n + 1$. Variable names are enclosed in angle brackets (&lt; &gt;) and shown in italic type. Example: <code>&lt;file name&gt;, &lt;project name&gt;.pof</code> file.</td>
</tr>
<tr>
<td><strong>Initial Capital Letters</strong></td>
<td>Keyboard keys and menu names are shown with initial capital letters. Examples: Delete key, the Options menu.</td>
</tr>
<tr>
<td><strong>“Subheading Title”</strong></td>
<td>References to sections within a document and titles of MAX+PLUS II Help topics are shown in quotation marks. Example: “Configuring a FLEX 10K or FLEX 8000 Device with the BitBlaster™ Download Cable.”</td>
</tr>
<tr>
<td><strong>Courier type</strong></td>
<td>Reserved signal and port names are shown in uppercase Courier type. Examples: DATA1, TDI, INPUT. User-defined signal and port names are shown in lowercase Courier type. Examples: my_data, ram_input. Anything that must be typed exactly as it appears is shown in Courier type. For example: <code>c:\max2work\tutorial\chiptrip.gdf</code>. Also, sections of an actual file, such as a Report File, references to parts of files (e.g., the AHDL keyword SUBDESIGN), as well as logic function names (e.g., TRI) are shown in Courier.</td>
</tr>
<tr>
<td>1., 2., 3., and a., b., c.,...</td>
<td>Numbered steps are used in a list of items when the sequence of the items is important, such as the steps listed in a procedure.</td>
</tr>
<tr>
<td>■</td>
<td>Bullets are used in a list of items when the sequence of the items is not important.</td>
</tr>
<tr>
<td>✔</td>
<td>The checkmark indicates a procedure that consists of one step only.</td>
</tr>
<tr>
<td>📈</td>
<td>The hand points to information that requires special attention.</td>
</tr>
<tr>
<td>⇔</td>
<td>The angled arrow indicates you should press the Enter key.</td>
</tr>
<tr>
<td>🔗</td>
<td>The feet direct you to more information on a particular topic.</td>
</tr>
</tbody>
</table>
Altera MegaCore Functions

As programmable logic device (PLD) densities grow to over 250,000 gates, design flows must be as efficient and productive as possible. Altera provides ready-made, pre-tested, and optimized megafunctions that let you rapidly implement the functions you need, instead of building them from the ground up. Altera® MegaCore™ functions, which are reusable blocks of pre-designed intellectual property, improve your productivity by allowing you to concentrate on adding proprietary value to your design. When you use MegaCore functions, you can focus on your high-level design and spend more time and energy on improving and differentiating your product.

Traditionally, designers have been forced to make a tradeoff between the flexibility of digital signal processors (DSP) and the performance of DSP application-specific integrated circuit (ASIC) and application-specified standard product (ASSP) solutions. The Altera FLEX® DSP solution eliminates the need for this tradeoff by providing exceptional performance combined with the flexibility of programmable logic devices. The DSP solution ranges from a highly parameterized finite impulse response (FIR) filter compiler to optimized higher-level fast Fourier transform (FFT), adaptive FIR filter, and interleaver/de-interleaver megafunctions.

Altera digital signal processing (DSP) solutions include MegaCore functions developed and supported by Altera. Altera’s APEX™ and FLEX devices easily implement DSP applications, while leaving ample room for your custom logic. The devices are supported by Altera’s MAX+PLUS® II development system, which allows you to perform a complete design cycle including design entry, synthesis, place-and-route, simulation, timing analysis, and device programming. Altera devices, software, and DSP MegaCore functions provide you with a complete design solution.
Altera DSP solutions include MegaCore functions developed and supported by Altera, and Altera Megafuntion Partners Program (AMPP) functions. Additionally, many commonly used functions, such as adders and multipliers, are available from the industry-standard library of parameterized modules (LPM). Altera devices easily implement DSP applications, while leaving ample room for your custom logic. The devices are supported by Altera’s MAX+PLUS® II and Quartus™ development systems, which allow you to perform a complete design cycle including design entry, synthesis, place-and-route, simulation, timing analysis, and device programming. Altera devices, software, and DSP MegaCore functions provide you with a complete design solution. Figure 1 shows a complete system and highlights the functions that are available from Altera and other vendors.

This user guide provides detailed information on the symbol interleaver/de-interleaver MegaCore functions, including a technical specification, instructions on how to install and use the functions, and reference designs.

Altera’s exclusive OpenCore™ feature allows you to evaluate MegaCore functions before deciding to license them. You can instantiate a MegaCore function in your design, compile and simulate the design, and then verify the MegaCore function’s size and performance. This evaluation provides first-hand functional, timing, and other technical data that allows you to make an informed decision on whether to license the MegaCore function. Once you license a MegaCore function, you can use the MAX+PLUS II or Quartus software to generate programming files as well as EDIF, VHDL, or Verilog HDL output netlist files for simulation in third-party EDA tools. Figure 2 shows a typical design flow using MegaCore functions and the OpenCore feature.
Altera Devices

The symbol interleaver/de-interleaver MegaCore functions have been optimized and targeted for Altera APEX and FLEX devices. You can implement the memory required by the symbol interleaver/de-interleaver function in APEX 20K embedded system blocks (ESBs) or FLEX 10K embedded array blocks (EABs). The MegaWizard Plug-In selects the optimum memory configuration based on the parameters you enter. For block interleaving, the MegaWizard Plug-In uses single-port RAM; for convolutional interleaving the function takes advantage of the dual-port RAM capability of the EABs and ESBs to offer high data rates (e.g., 120 megasamples per second)

APEX 20K Devices

APEX 20K devices offer complete system-level integration on a single device. The APEX MultiCore™ architecture delivers the ultimate in design flexibility and efficiency for high-performance System-on-a-Programmable Chip™ applications. With densities ranging from 100,000 to 1,000,000 gates, the APEX 20K architecture integrates look-up-table (LUT) logic, product-term logic, and memory into a single architecture, eliminating the need for multiple devices, saving board space, and simplifying the implementation of complex designs.

In the APEX MultiCore architecture, embedded system blocks (ESBs) and logic array blocks (LABs) are combined into MegaLAB™ structures. Each APEX 20K ESB can be configured as product-term logic, enabling APEX 20k devices to achieve unmatched integration efficiency, as LUT logic, or as memory. The ESB can be configured as dual-port RAM, with a wide range of RAM widths and depths, or ROM in APEX 20K devices, and as content-addressable memory.
CAM, a memory technology that accelerates applications requiring fast searches, in APEX 20KE devices.

**FLEX 10K Devices**

The FLEX 10K embedded programmable logic device (PLD) family delivers the flexibility of traditional programmable logic with the efficiency and density of gate arrays with embedded memory. FLEX 10K devices feature EABs, which are 2 Kbits of RAM that can be configured as $256 \times 8$, $512 \times 4$, $1,024 \times 2$, or $2,048 \times 1$ blocks. The new 2.5-V FLEX 10KE devices support efficient implementation of dual-port RAM, and further enhance the performance of the FLEX 10K family.

**FLEX 6000 Devices**

Altera’s 5.0-V and 3.3-V FLEX 6000 devices deliver the flexibility and time-to-market of programmable logic at prices that are competitive with gate arrays. Featuring the OptiFLEX™ architecture, FLEX 6000 devices provide a flexible, high-performance, and cost-effective alternative to ASICs for high-volume production.

For more information on APEX 20K, FLEX 10K, and FLEX 6000 devices, refer to the following documents:

- APEX 20K Programmable Logic Device Family Data Sheet
- FLEX 10K Embedded Programmable Logic Family Data Sheet
- FLEX 10KE Embedded Programmable Logic Family Data Sheet
- FLEX 6000 Programmable Logic Device Family Data Sheet

**Software Tools**

Altera offers the fastest, most powerful, and most flexible programmable logic development software in the industry. The MAX+PLUS II and Quartus software offer a completely integrated development flow and an intuitive, graphical user interface, making them easy to learn and use.

The MAX+PLUS II software offers a seamless development flow, allowing you to enter, compile, and simulate your design and program devices using a single, integrated tool, regardless of the Altera device you choose. Altera’s fourth-generation Quartus software offers designers the ideal platform for processing multi-million gate designs, with state-of-the-art features that shorten design cycles, streamline the development flow, and reduce verification time. The Quartus software shortens design cycles with the revolutionary nSTEP™ Compiler, which permits incremental recompilation, and multiple processor support that can operate locally or across networks and even platforms.
MegaWizard Plug-Ins

MegaWizard Plug-Ins are parameterization tools that help you integrate megafunctions into your designs without requiring the use of third-party tools. You can use this feature in the software (version 8.2 and higher) or as a stand-alone tool with third-party EDA design interfaces. MegaWizard Plug-Ins provide maximum flexibility, allowing you to customize megafunctions without changing your design's source code. You can integrate a parameterized megafunction in any hardware description language (HDL) or netlist file using any EDA tool.

The MAX+PLUS II MegaWizard Plug-In Manager allows you to bring up the megafunction's wizard so that you can set the parameters of the megafunction to fit your design. A custom megafunction variation is then generated that you can instantiate in your design file.

EDA Interfaces

As a standard feature, the MAX+PLUS II software interfaces with all major EDA design tools, including tools for ASIC designers. Once a design is captured and simulated using the tool of your choice, you can transfer your EDIF file directly into the MAX+PLUS II software. After synthesis and fitting, you can transfer your file back into your tool of choice for simulation. The MAX+PLUS II system outputs the full-timing VHDL, Verilog HDL, Standard Delay Format (SDF), and EDIF netlists that can be used for post-route device- and system-level simulation. Altera opened the Quartus interface to various EDA partners to enable them to provide unmatched levels of integration. NativeLink integration provides a truly seamless interface to major EDA software tools to support existing design flows, eliminating the need to learn new design tools. Figure 3 shows a typical design flow.

Some MegaWizard Plug-Ins generate additional output files, such as MATLAB-compatible files, and VHDL and Verilog HDL testbenches.
To simplify the design flow between Altera software and other EDA tools, Altera has developed the MAX+PLUS II Altera Commitment to Cooperative Engineering Solutions (ACCESS™) Key Guidelines and the Quartus NativeLink Guidelines. These guidelines provide complete instructions on how to create, compile, and simulate your design with tools from leading EDA vendors. The guidelines are part of Altera’s ongoing efforts to give you state-of-the-art tools that fit into your design flow, and to enhance your productivity for even the highest-density devices. The MAX+PLUS II ACCESS Key Guidelines are available on the Altera web site (http://www.altera.com) and the MAX+PLUS II CD-ROM. The NativeLink guidelines are integrated into Quartus Help.
Features

- High-speed data rates: 120 megasamples per second (MSPS)
- Supports convolutional interleaving algorithm
- Supports block interleaving algorithm
- Parameterized symbol width and codeword length
- Compatible with discrete and streaming Reed-Solomon encoders/decoders
- Optimized for APEX and FLEX devices
- Internal or external memory architecture
- Test-vector generation
- Contains a burst error distribution analyzer

General Description

Interleaving is a standard DSP function used in many communications systems. Applications that store or transmit digital data require error correction to reduce the effect of spurious noise that can corrupt data. Digital communications systems designers can choose many types of error-correction codes (ECCs) to reduce the effect of errors in stored or transmitted data. For example, Reed-Solomon encoders/decoders, which are block-encoding algorithms, are used frequently to perform forward error correction (FEC).

Symbol interleaver/de-interleavers can mitigate the effects of burst noise. Typically, these functions are needed for transport channels that require a bit error ratio (BER) on the order of $10^{-6}$. Interleaving improves the efficiency of Reed-Solomon encoders/decoders by spreading burst errors across several Reed-Solomon codewords.

The Altera symbol interleaver/de-interleaver function uses internal or external single-port or dual-port RAM. You can implement single-port RAM using FLEX 10K EABs or an external RAM device; you can implement dual-port RAM using the dual-port RAM capability of APEX 20K ESBs or FLEX 10KE embedded array blocks (EABs), or an external RAM device. Dual-port RAM provides a faster and smaller implementation than single-port RAM.

The function uses a 120-MHz frequency range and supports both continuous streaming and discrete mode, making the interleaver/de-interleaver compatible with any type of Reed-Solomon function.
The MegaWizard Plug-In provided with the symbol interleaver/de-interleaver drastically reduces the design creation and simulation cycles from several weeks to several minutes. The wizard generates a highly optimized instance of a custom interleaver/de-interleaver function as well as a MAX+PLUS II Vector File (.vec) that you can use to simulate the function. For example, by choosing a few simple settings you can build an interleaving function as described in a standard, such as DVB 802 or UMTS. Additionally, you can implement a custom interleaving function by specifying the parameter values for your specific transmission channel requirements. The flexibility of programmable logic combined with the symbol interleaver/de-interleaver MegaWizard Plug-In allows you to build real-time systems to analyze and improve parameter values determined by theoretical equations.

**Functional Description**

Interleaving is the process of reordering the symbols in a group of transmitted codewords such that adjacent symbols in the data stream are not from the same codeword. The receiver reassembles the codewords when it processes the data stream. The interleaving process helps reduce the effects of burst errors (i.e., multiple errors in a row), because rearranging the codeword symbols spreads the errors among multiple codewords.

Depending on your application, you may choose to implement a convolutional or a block interleaver/de-interleaver. Convolutional interleaver/de-interleaver functions process data in a continuous stream, which makes them ideal for high-speed applications that require correction for burst errors (e.g., digital video broadcasting). Typically, these functions are used with Reed-Solomon functions. Block interleaver/de-interleavers process data in a discrete stream and are used in applications such as GSM or UMTS (i.e., mobile phones). These functions are often used with Reed-Solomon functions or Turbo Code encoders/decoders. Compared to block interleavers/de-interleavers, convolutional interleavers/de-interleavers provide reduced delay and lower memory usage for the same distribution of errors. Figure 1 compares the data streaming performed by the functions.
Convolutional Interleaver/De-Interleaver

Figure 2 illustrates convolutional interleaving and de-interleaving. The number of branches is called the depth of the interleaver. The first branch has no delay. Each consecutive branch introduces an additional symbol delay. Each symbol contains a variable number of bits that the user can modify through the MegaWizard Plug-In. The commutator connects to each branch in order, for every symbol. Therefore, when a symbol enters a branch of the interleaver, it leaves the branch via the output commutator after a variable delay that depends on the branch index.

For the de-interleaver, the delays introduced at each branch are complementary to the interleaver. That is, once a symbol enters the branch of the de-interleaver, it leaves the branch via the output commutator after a variable delay that depends on the branch index. With this interleaving structure, every symbol incurs a fixed delay through the combination of the interleaver and de-interleaver. For synchronization purposes, the sync bytes and inverted sync bytes must be routed to the first branch of the interleaver, which corresponds to a null delay. In principle, the de-interleaver is similar to the interleaver, but the branch indexes are reversed, i.e., branch 1 incurs the largest delay. The de-interleaver synchronization can be performed by routing the first recognized sync byte in branch 1.
The interleaving/de-interleaving process introduces a constant delay between the interleaver input data and the de-interleaver output data. The delay is calculated using the following equation:

\[ \text{delay} = \text{depth} \times \text{symbol delay} \times (\text{depth} - 1) + 6 \]

The symbol throughput is equal to the frequency of the function.

Knowing this delay, you can design your application to operate on a continuous stream of codewords. To support continuous streaming, you must use dual-port memory to implement a convolutional interleaver/de-interleaver function. See “Performance” on page 14 for an example of the resource usage and speed of the convolutional function.

**Block Interleaver/De-Interleaver**

The block interleaver/de-interleaver uses single-port SRAM memory configured as a matrix of \( n \) rows by \( m \) columns to perform interleaving. During the write cycle, the input symbols are written column by column; during a read cycle, the output symbols are read row by row. The column length is usually equal to the codeword length of the FEC encoder, while the numbers of rows (often called the span) is the interleaver delay. Figure 3 illustrates block function operation using a 6-symbol codeword.

**Figure 3. Block Structure for a 6-Symbol Codeword**

The block interleaver/de-interleaver operates in discrete mode with a single-port memory used as a buffer. The symbol transmission consists of an alternating sequence of write and read cycles. Each cycle delay is equal to the buffer size, which is the block length multiplied by the span delay.
The total cumulative delay from the transmitter to the receiver can be calculated using the following equation:

\[ 2 \times \text{Number of Rows} \times (\text{Number of Columns} + 4) \]

**MegaWizard Plug-In**

You can run the symbol interleaver/de-interleaver wizard using the MAX+PLUS II MegaWizard Plug-In Manager. The wizard generates a custom megafunction variation that you can instantiate in your design file. Table 1 describes the options for the symbol interleaver/de-interleaver wizard.

<table>
<thead>
<tr>
<th>Option</th>
<th>Function</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Number of columns</td>
<td>Block</td>
<td>Specifies the total length of the codeword (i.e., data symbol + checksum symbol).</td>
</tr>
<tr>
<td>Number of branches</td>
<td>Convolutional</td>
<td>Specifies the number of branches used by the interleaver.</td>
</tr>
<tr>
<td>Direction</td>
<td>Block</td>
<td>Indicates whether you wish to create an interleaver (transmitter) or a de-interleaver (receiver).</td>
</tr>
<tr>
<td>Memory Type</td>
<td>Convolutional</td>
<td>Indicates whether you wish to use internal or external memory.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Convolutional interleaving uses synchronous dual-port RAM. Brother interleaving uses synchronous single-port RAM. For internal memory, the MegaWizard Plug-In automatically instantiates the most optimum EAB configuration.</td>
</tr>
<tr>
<td>Number of rows</td>
<td>Block</td>
<td>Specifies the maximum number of codewords in the block interleaver/de-interleaver memory.</td>
</tr>
<tr>
<td>Unit delay element</td>
<td>Convolutional</td>
<td>Specifies the unit delay for each branch of the interleaver/de-interleaver.</td>
</tr>
<tr>
<td>Symbol Width</td>
<td>Block</td>
<td>Specifies the width of the input symbol.</td>
</tr>
<tr>
<td></td>
<td>Convolutional</td>
<td></td>
</tr>
<tr>
<td>Type</td>
<td>Block</td>
<td>Indicates whether you wish to create a block or convolutional interleaver/de-interleaver.</td>
</tr>
<tr>
<td></td>
<td>Convolutional</td>
<td></td>
</tr>
</tbody>
</table>
When you create a new custom interleaver/de-interleaver function, the wizard creates the following files:

- AHDL Text Design File (.tdf), VHDL Design File (.vhd), or Verilog Design File (.v) of the custom function that you can instantiate in your system design
- MAX+PLUS II Vector File (.vec) that you can use for simulation
- Symbol File (.sym) that you can use to include the function in a Graphic Editor design

**Signals**

The symbol interleaver/de-interleaver function has the signals shown in Table 2. Different signals are required depending on whether you implement a block or convolutional function and whether you use internal or external RAM.

<table>
<thead>
<tr>
<th>Signal</th>
<th>Function</th>
<th>Memory Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>addr[]</td>
<td>Block</td>
<td>External</td>
<td>Memory address bus.</td>
</tr>
<tr>
<td>clk</td>
<td>Block</td>
<td>Internal</td>
<td>Input clock signal.</td>
</tr>
<tr>
<td></td>
<td>Convolutional</td>
<td>External</td>
<td></td>
</tr>
<tr>
<td>clken</td>
<td>Block</td>
<td>Internal</td>
<td>Active-high clock enable.</td>
</tr>
<tr>
<td></td>
<td>Convolutional</td>
<td>External</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Internal</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>External</td>
<td></td>
<td></td>
</tr>
<tr>
<td>block_full</td>
<td>Block</td>
<td>External</td>
<td>Indicates that a block is full. block_full goes high when the memory block is full.</td>
</tr>
<tr>
<td>block_empty</td>
<td>Block</td>
<td>External</td>
<td>Indicates that a block is empty. block_empty goes high when the memory block is empty.</td>
</tr>
<tr>
<td>din[]</td>
<td>Block</td>
<td>Internal</td>
<td>Input symbol.</td>
</tr>
<tr>
<td></td>
<td>Convolutional</td>
<td></td>
<td></td>
</tr>
<tr>
<td>next_din</td>
<td>Block</td>
<td>Internal</td>
<td>Input enable. When next_din goes high, the next codeword symbol input is ready to be read.</td>
</tr>
<tr>
<td></td>
<td>Convolutional</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dout[]</td>
<td>Block</td>
<td>Internal</td>
<td>Output symbol.</td>
</tr>
<tr>
<td></td>
<td>Convolutional</td>
<td></td>
<td></td>
</tr>
<tr>
<td>dout_valid</td>
<td>Block</td>
<td>Internal</td>
<td>Output enable. When dout_valid goes high, the next codeword symbol output is ready to be read.</td>
</tr>
<tr>
<td>read_add[]</td>
<td>Block</td>
<td>External</td>
<td>Read address bus output.</td>
</tr>
<tr>
<td>sync_in</td>
<td>Block</td>
<td>Internal</td>
<td>Active-high input resynchronization signal. For convolutional functions, set the branch pointer to branch 0; for block functions, set the branch pointer to column 0, row 0.</td>
</tr>
<tr>
<td></td>
<td>Convolutional</td>
<td>External</td>
<td></td>
</tr>
</tbody>
</table>
Symbol Interleaver/De-Interleaver Signals (Part 2 of 2)

<table>
<thead>
<tr>
<th>Signal</th>
<th>Function</th>
<th>Memory Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>sync_out</td>
<td>Convolutional</td>
<td>Internal</td>
<td>Output synchronization signal. The sync_out signal goes high on the first branch of the interleaver.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>External</td>
<td></td>
</tr>
<tr>
<td>write_add[]</td>
<td>Block</td>
<td>External</td>
<td>Write address bus output.</td>
</tr>
<tr>
<td></td>
<td>Convolutional</td>
<td></td>
<td></td>
</tr>
<tr>
<td>write_enable</td>
<td>Block</td>
<td>External</td>
<td>Write enable. The write_enable signal is active high, and should be connected to the write enable of the external RAM.</td>
</tr>
</tbody>
</table>

Simulation

The wizard generates MAX+PLUS II Vector Files (.vec) that you can use to simulate your custom interleaver/de-interleaver. After compiling your design, you can use the MAX+PLUS II Simulator to view the functionality and timing. The Simulator converts the wizard-generated Vector Files into graphical waveforms. Figures 4, 5, and 6 show sample waveforms for the symbol interleaver/de-interleaver function.

Figure 4. Block Interleaver Read Cycle Waveform
Figure 5. Block Interleaver Write Cycle Waveform

Figure 6. Convolutional Interleaver Waveform

See “MAXPLUS II Simulation” on page 21 and MAX+PLUS II Help for complete instructions on how to perform simulation using these vector files and how to view the resulting waveforms.

Performance

Table 3 shows the interleaver/de-interleaver function’s performance as calculated using the MAX+PLUS II version 9.2 software.

<table>
<thead>
<tr>
<th>Function</th>
<th>Parameters</th>
<th>Device</th>
<th>Speed Grade</th>
<th>LEs Used</th>
<th>EABs Used</th>
<th>fMAX (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Convolutional interleaver using FLEX 10KE EABs</td>
<td>Depth = 12, Unit Delay = 17, Symbol Width = 8 bits (digital video broadcast settings)</td>
<td>FLEX 10KE</td>
<td>1</td>
<td>392</td>
<td>8</td>
<td>110</td>
</tr>
<tr>
<td>Block interleaver using single-port RAM</td>
<td>Block length = 36, Span delay = 20, Data width = 8, (UTRA) ITU-R RTT</td>
<td>FLEX 10KE</td>
<td>-1</td>
<td>40</td>
<td>4</td>
<td>120</td>
</tr>
</tbody>
</table>
Altera® DSP MegaCore™ functions provide solutions for integrating symbol interleavers and de-interleavers into your digital communications system. The functions are optimized for Altera APEX® and FLEX® devices, greatly enhancing your productivity by allowing you to focus efforts on the custom logic in the system. This section describes how to obtain the interleaver/de-interleaver MegaCore functions, explains how to install them on your PC, and walks you through the process of implementing the function in a design. You can test-drive MegaCore functions using Altera’s OpenCore™ feature to simulate the functions within your custom logic. When you are ready to license a function, contact your local Altera sales representative.

Before you can start using the symbol interleaver/de-interleaver MegaCore functions, you must obtain the MegaCore files and install them on your PC. The following instructions describe this process.

Before You Begin

Before you can start using the symbol interleaver/de-interleaver MegaCore functions, you must obtain the MegaCore files and install them on your PC. The following instructions describe this process.

Obtaining the Functions

If you have Internet access, you can download MegaCore functions from Altera’s web site at http://www.altera.com. Follow the instructions below to obtain the MegaCore functions via the Internet. If you do not have Internet access, you can obtain the MegaCore functions from your local Altera representative.

1. Run your web browser (e.g., Netscape Navigator or Microsoft Internet Explorer).
3. Click the Tools icon on the home page toolbar.
4. Click the MegaCore Functions link.
5. Click the link for the symbol interleaver/de-interleaver function.
6. Follow the on-line instructions to download the function and save it to your hard disk.
Installing the MegaCore Files

To install the files on Windows 95/98 or Windows NT 4.0, follow the instructions below:

1. Click Run (Start menu).

2. Type `<path name>\<filename>.exe`, where `<path name>` is the location of the downloaded MegaCore function and `<filename>` is the filename of the function.

3. Click OK. The MegaCore Installer dialog box appears. Follow the on-line instructions to finish installation.

4. After you have finished installing the MegaCore files, you must specify the directory in which you installed them as a user library in the MAX+PLUS II software. Search for “User Libraries” in MAX+PLUS II Help for instructions on how to add these libraries.

Walk-Through Overview

This section describes an entire design flow using Altera interleaver/de-interleaver MegaCore function and the MAX+PLUS II development system. The MegaWizard Plug-In Manager, which you can use within the Quartus™ or MAX+PLUS II software or as a stand-alone application, lets you create or modify design files that contain custom megafunction variations. You can then instantiate the custom megafunction in your design file. The symbol interleaver/de-interleaver MegaCore is parameterized, and you can customize the function to meet the needs of your application. Altera provides a MegaWizard Plug-In with the MegaCore function, which you can use to specify custom parameters quickly. See Figure 1.
The instructions assume that:

- You are using a PC.
- You are familiar with the MAX+PLUS II software.
- MAX+PLUS II version 9.1 or higher is installed in the default location (`c:\maxplus2`).
- You are using the OpenCore feature to test-drive the function or you have licensed the function.

You can use Altera’s OpenCore feature to compile and simulate the MegaCore functions, allowing you to evaluate the functions before deciding to license them. However, you must obtain a license from Altera before you can generate programming files or EDIF, VHDL, or Verilog HDL netlist files for simulation in third-party EDA tools.
Design Entry

To create custom version of the interleaver/de-interleaver function, follow these steps:

1. Start the MegaWizard Plug-in Manager by choosing the **MegaWizard Plug-In Manager** command (File menu) in any MAX+PLUS II application, or by start the stand-alone version of the MegaWizard Plug-In Manager by typing the command `megawiz 9` at a command or UNIX prompt. The **MegaWizard Plug-In Manager** dialog box is displayed. Refer to MAX+PLUS II Help for detailed instructions on how to use the MegaWizard Plug-In Manager.

2. Specify that you want to create a new custom megafunction and click **Next**.

3. On the second page of the wizard, select the interleaver function from the **DSP MegaCore** drop-down list in the **Available Megafunctions** box, choose whether you wish to create a TDF, VHDL Design File, or Verilog Design File, specify the directory and name for the files the wizard creates, and click **Next**. See Figure 2.

---

*Figure 2. Specify the Function to Customize*
If you do not specify the directory in which you installed the interleaver/de-interleaver files as a user library in the MAX+PLUS II software, the function will not appear in the Available Megafunctions box. Search for “User Libraries” in MAX+PLUS II Help for information on how to specify these libraries.

4. Specify the the type of algorithm (convolutional or block) and the direction (interleaver or de-interleaver) and click Next. See Figure 3.

Figure 3. Choose the Algorithm & Direction

5. Specify the characteristics of the function. As you adjust the settings, the wizard graphically displays a block diagram of the function. Table 1 describes the options for the characteristics.

<table>
<thead>
<tr>
<th>Function</th>
<th>Variable</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Block (1)</td>
<td>I</td>
<td>Number of columns.</td>
</tr>
<tr>
<td></td>
<td>J</td>
<td>Number of rows.</td>
</tr>
<tr>
<td>Convolutional</td>
<td>I</td>
<td>Unit delay value.</td>
</tr>
<tr>
<td></td>
<td>J</td>
<td>Number of branches.</td>
</tr>
</tbody>
</table>

**Note:**
1. Typically, the Reed-Solomon codeword length is the number of columns and the number of rows is the number of codewords to interleave.
In a given system, you should use the same interleaving algorithm for both the transmitter and receiver, as well as using the same characteristics.

6. You can use the drop-down list boxes in the Burst Error Distribution box to perform burst error analysis (see Figure 4). Indicate the codeword length and the estimated burst error length. The wizard displays the number of codewords the burst error is spread across before interleaving and indicates the number of Reed-Solomon check symbols required to correct the error. The calculation assumes that two Reed-Solomon check symbols are required to fix one symbol error per codeword. Click Next when you are finished.

Figure 4. Specify the Characteristics

7. Specify whether you wish to use internal or external memory. The wizard estimates the resources required by the function (see Figure 5). Click Next.
8. Click **Finish** to accept your selections and generate the megafunction variation.

Once you have created a megafunction variation, you can instantiate it into your design. After you have finished your design, you are ready to perform functional simulation to verify that your circuit is working correctly.

**MAXPLUS II Simulation**

The following steps explain how to simulate your design after you have compiled it in the MAX+PLUS II software.

1. Run the MAX+PLUS II Simulator. The vector file created by the MegaWizard Plug-In Manager for your custom interleaver/de-interleaver function is loaded automatically. Click Start to begin simulation.

2. Once simulation has completed, click the **Open SCF** button to view the waveform for the design.

After you have verified that the custom MegaWizard-generated function is compatible with your design requirements, you can insert the function into your system-level design. The wizard generates the following files, which can be referenced in your top-level file:

- MAX+PLUS II Symbol File (.sym)
- Altera Hardware Description Language (AHDL) TDF (.tdf)
- Verilog Design File (.v)
- VHDL Design File (.vhd)
As a standard feature, Altera’s MAX+PLUS II software works seamlessly with tools from all EDA vendors, including Cadence, Exemplar Logic, Mentor Graphics, Synopsys, Synplicity, and Viewlogic. After you have licensed the MegaCore function, you can generate EDIF, VHDL, Verilog HDL, and Standard Delay output files from the MAX+PLUS II software and use them with your existing EDA tools to perform functional modeling and post-route simulation of your design.

To simplify the design flow between the MAX+PLUS II software and other EDA tools, Altera has developed the MAX+PLUS II Altera Commitment to Cooperative Engineering Solutions (ACCESSSM) Key Guidelines. These guidelines provide complete instructions on how to create, compile, and simulate your design with tools from leading EDA vendors. The MAX+PLUS II ACCESS Key Guidelines are part of Altera’s ongoing efforts to give you state-of-the-art tools that fit into your design flow, and to enhance your productivity for even the highest-density devices. The MAX+PLUS II ACCESS Key Guidelines are available on the Altera web site (http://www.altera.com) and the MAX+PLUS II CD-ROM.

The following sections describe how to generate a VHDL or Verilog HDL model, and describe the design flow to compile and simulate your custom MegaCore design with a third-party EDA tool. Refer to Figure 3 on page 6, which shows the design flow for interfacing your third-party EDA tool with the MAX+PLUS II software.

**Synthesis Compilation & Post-Routing Simulation**

To synthesize your design in a third-party EDA tool and perform post-route simulation, perform the following steps:

1. Create your custom design instantiating a symbol interleaver/de-interleaver MegaCore function.

2. Synthesize the design using your EDA tool. Your EDA tool should treat the MegaCore instantiation as a black box by either setting attributes or ignoring the instantiation.

3. After compilation, generate a hierarchical EDIF netlist file in your EDA tool.

4. Open your EDIF file in the MAX+PLUS II software.

5. Set your EDIF file as the current project in the MAX+PLUS II software.
6. Choose **EDIF Netlist Reader Settings** (Interfaces menu).

7. In the **EDIF Netlist Reader Settings** dialog box, select the vendor for your EDIF netlist file in the **Vendor** drop-down list box and click **OK**.

8. Make logic option and/or place-and-route assignments for your custom logic using the commands in the **Assign** menu.

9. In the MAX+PLUS II Compiler, make sure **Functional SNF Extractor** (Processing menu) is turned off.

10. Turn on the **Verilog Netlist Writer** or **VHDL Netlist Writer** command (Interfaces menu), depending on the type of output file you want to use in your third-party simulator. Set the netlist writer settings.

11. Compile your design. The MAX+PLUS II Compiler synthesizes and performs place-and-route on your design, and generates output and programming files.

12. Import your MAX+PLUS II-generated output files (.edo, .vho, .vo, or .sdo) into your EDA tool for post-route, device-level, and system-level simulation.

---

**Convolutional Interleaver Example: DVB IEEE Std. 802.14 Transmitter & Receiver**

When you install the symbol interleaver/de-interleaver functions, the installation program creates the directory `symbol_interleaver/reference_design/dvb`. This directory contains the reference design files for a digital video broadcast application that conforms to IEEE Std. 802.14. This example illustrates how to combine and synchronize the interleaver and de-interleaver.

The system parameters, which meet IEEE Std. 802.14, are as follows:

- Depth = 12
- Unit delay = 17
- Symbol width = 8

To use the reference design, perform the following steps:

1. Open the file **top_dvb.gdf** in the `symbol_interleaver/reference_design/dvb` directory.

2. Choose **Project Set Project to Current File** (File menu).

3. Open the MAX+PLUS II Compiler and click the **Start** button to begin compilation.
4. Open the MAX+PLUS II Simulator; the wizard-generated vector file is loaded automatically.

5. Click the Start button to begin simulation.

6. When simulation is complete, click Open SCF to view the waveform for the design.

You can change the parameters of the reference design by editing the interleaver and de-interleaver variations. For example, in the Graphic Editor, you can double-click on the symbols in the top_dvb.gdf file to open the variation for editing.

A system implementing both an interleaver and de-interleaver only operates correctly if the parameter values of the interleaver and de-interleaver are identical.

Figure 6 shows a block diagram of a system using the convolutional interleaver/de-interleaver with a Reed Solomon encoder/decoder.

**Figure 6. Interleaver/De-Interleaver & Reed Solomon Functions**
Block Interleaver
Example: UMTS Transmitter & Receiver

When you install the symbol interleaver/de-interleaver functions, the installation program creates the directory `symbol_interleaver/reference_design/umts`, which contains the reference design files for a UMTS application. The system parameters for this application are as follows:

- Number of columns = 36
- Number of rows = 20

To use the reference design, perform the following steps:

1. Open the file `top_umts.gdf` in the `symbol_interleaver/reference_design/umts` directory.
2. Choose Project Set Project to Current File (File menu).
3. Open the MAX+PLUS II Compiler and click the Start button to begin compilation.
4. Open the MAX+PLUS II Simulator; the wizard-generated vector file is loaded automatically.
5. Click the Start button to begin simulation.
6. When simulation is complete, click Open SCF to view the waveform for the design.

You can change the parameters of the reference design by editing the interleaver and de-interleaver variations. For example, in the Graphic Editor, you can double-click on the symbols in the `top_umts.gdf` file to open the variation for editing.

Glossary

**bit error ratio (BER)** The BER is the ratio of error bits to transmitted bits.

**codeword** A block of data to be interleaved and transmitted.

**embedded array block (EAB)** The building block of embedded arrays in FLEX 10K devices. Each EAB provides 2,048 or 4,096 bits of configurable RAM, ROM, FIFO, or dual-port RAM.

**embedded system block (ESB)** The embedded system block resides in the MultiCore architecture of the APEX 20K. Each ESB contains 2,048 programmable bits that can be configured as product-term logic, look-up table-based logic, or dual-port RAM, ROM, or content addressable memory (CAM). Each ESB can be configured with up to 16 macrocells, and can contain up to 32 product terms, XOR logic, 16 D-flipflops, and parallel expanders.

**FEC** Forward Error Correction
logic element (LE) The basic building block of a FLEX or APEX device. A logic element consists of a look-up table (LUT)—i.e., a function generator that quickly computes any function of four variables—and a programmable register to support sequential functions.

MSPS Megasample per second

MBPS Megabits per second

Reed Solomon functions Reed Solomon encoders/decoders convert a data stream into a number of information symbols, followed by several check, or parity, symbols.

span The numbers of rows used by an interleaver.

symbol An individual data bit; a codeword is composed of one or more symbols.

References


European Telecommunications Standards Institute. DE/ITC-DVB-6, Digital broadcasting systems for television, sound and data services.